Works matching IS 01296264 AND DT 2008 AND VI 18 AND IP 2
Results: 9
ON DESIGN AND APPLICATION MAPPING OF A NETWORK-ON-CHIP(NOC) ARCHITECTURE.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 239, doi. 10.1142/S0129626408003363
- By:
- Publication type:
- Article
EDITORIAL NOTE.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 201, doi. 10.1142/S0129626408003326
- By:
- Publication type:
- Article
GUEST EDITOR'S INTRODUCTION.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 203, doi. 10.1142/S0129626408003338
- By:
- Publication type:
- Article
MODELING THE PERFORMANCE OF COMMUNICATION SCHEMES ON NETWORK TOPOLOGIES.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 205, doi. 10.1142/S012962640800334X
- By:
- Publication type:
- Article
A GENTLE INTRODUCTION TO S-NET:: TYPED STREAM PROCESSING AND DECLARATIVE COORDINATION OF ASYNCHRONOUS COMPONENTS.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 221, doi. 10.1142/S0129626408003351
- By:
- Publication type:
- Article
OPERATING SYSTEMS IN SILICON AND THE DYNAMIC MANAGEMENT OF RESOURCES IN MANY-CORE CHIPS.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 257, doi. 10.1142/S0129626408003375
- By:
- Publication type:
- Article
ADAPTIVE COMMUNICATION ARCHITECTURES FOR RUNTIME RECONFIGURABLE SYSTEM-ON-CHIPS.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 275, doi. 10.1142/S0129626408003387
- By:
- Publication type:
- Article
Rapid Prototyping of the Data-Driven Chip-Multiprocessor (D<sup>2</sup>-CMP) using FPGAs.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 291, doi. 10.1142/S0129626408003399
- By:
- Publication type:
- Article
AN ORDER DEGREE ALTERNATOR FOR ARBITRARY TOPOLOGIES.
- Published in:
- Parallel Processing Letters, 2008, v. 18, n. 2, p. 307, doi. 10.1142/S0129626408003405
- By:
- Publication type:
- Article