We found a match
Your institution may have rights to this item. Sign in to continue.
- Title
Column‐level passive sample and column‐shared active readout structure for high speed, low power ROIC.
- Authors
Guannan, Wang; Wengao, Lu; Dahe, Liu; Yacong, Zhang; Zhongjian, Chen
- Abstract
A novel odd–even column‐level passive sample and column‐shared active readout structure is proposed to realise a high speed, low power and low noise readout integrated circuit (ROIC). This structure reduces the number of operational amplifiers (OPAs) in each column and decreases the power consumption of the column capacitive transimpedance amplifier (CTIA) and output buffer. Compared to the traditional design for medium‐scale array ROIC, power consumption of a single column is reduced by 80%. A 320 × 320 array ROIC has been designed for indium antimonide (InSb) cooled infrared detector using the novel structure. The chip is fabricated in the 0.35 μm CMOS process. The total power consumption is <55 mW when operating at 200 Hz frame rate with four outputs and the linearity is 99.95%.
- Publication
Electronics Letters (Wiley-Blackwell), 2015, Vol 51, Issue 5, p390
- ISSN
0013-5194
- Publication type
Article
- DOI
10.1049/el.2014.3342