We found a match
Your institution may have rights to this item. Sign in to continue.
- Title
Low‐power TDC scheme using DLL‐based gray counter for infrared imagers.
- Authors
Liu, Dahe; Lu, Wengao; Yu, Shanzhe; Chen, Zhongjian
- Abstract
A low‐power time‐to‐digital converter (TDC) scheme for column‐level single‐slope analogue‐to‐digital converters for infrared imager is presented. This scheme greatly improves the TDC's timing precision with a novel 3‐bit fine gray counter, which makes use of multi‐phase clocks from a delay‐lock‐loop. Aimed for 384 × 288 array size uncooled infrared imager with 17 μm pixel pitch, the TDC circuits have been developed and simulated employing 0.18 μm CMOS technology. Compared with conventional two‐step TDC methods, this method saves more chip area and reduces the sampling power consumption by >50%, and also eliminates the coarse‐fine inconsistency problem with a simulated ±0.1 least‐significant‐bit differential non‐linearity performance.
- Publication
Electronics Letters (Wiley-Blackwell), 2017, Vol 53, Issue 15, p922
- ISSN
0013-5194
- Publication type
Article
- DOI
10.1049/el.2017.0878