We found a match
Your institution may have access to this item. Find your institution then sign in to continue.
- Title
Interface trap-dependent linearity assessment in single and dual metal gate junctionless accumulation mode (surrounding gate) nanowire MOSFET.
- Authors
Trivedi, Nitin; Haldar, Subhasis; Deswal, S. S.; Gupta, Mridula; Gupta, R. S.
- Abstract
This paper examines the reliability issue of single metal gate (SMG) and dual metal gate (DMG) junctionless accumulation mode surrounding gate (JAM-SG) MOSFET. The impact of trap charges has also been considered along with the variation of different temperature range (200–400 K). In addition, the analog/RF performance of SMG-JAM-SG and DMG-JAM-SG MOSFET evaluated in terms of the fundamental figure of merits such as ON-state current (ION), OFF-state current (IOFF), ION/IOFF, transconductance (gm), cutoff frequency (fT), current gain, transducer power gain, VIP2, VIP3, IIP3, IMD3 and higher order transconductance parameters gm1, gm2 and gm3. An extensive comparative analysis in terms of overall performance degradation is accomplished between DMG-JAM-SG and SMG-JAM-SG MOSFET using numerical simulation tool (ATLAS 3-D). The temperature sensitivity of device has also been explained with the effect of trap charges. The results reveal that DMG-JAM-SG MOSFET has better immunity contrary to impact of interface trap charges and exhibit high linearity performance, as compared to SMG-JAM-SG MOSFET and DMG-JAM-SG MOSFET is appropriate for highly efficient RFICs and wireless device applications.
- Subjects
METAL oxide semiconductor field-effect transistors; SILICON nanowires; GATES; METALS; COMPUTER simulation
- Publication
Applied Physics A: Materials Science & Processing, 2019, Vol 125, Issue 5, pN.PAG
- ISSN
0947-8396
- Publication type
Article
- DOI
10.1007/s00339-019-2647-0