We found a match
Your institution may have access to this item. Find your institution then sign in to continue.
- Title
Area Reduction of Combinational Circuits Considering Path Sensitization.
- Authors
Abolmaali, S.
- Abstract
Area reduction of a circuit is a promising solution for decreasing the power consumption and the chip cost. Timing constraints should be preserved after a delay increase of resized circuit gates to guarantee proper circuit operation. Sensitization of paths should also be considered in timing analysis of circuit to prevent pessimistic resizing of circuit gates. In this work, a greedy area reduction algorithm is proposed which is pathbased and benefits well from viability analysis as the sensitization method. A proper metric based on viability conditions is presented to guide the algorithm towards selecting useful circuit nodes to be resized with acceptable performance and area reduction results. Instead of using gate slacks in resizing the candidate gates, all circuit gates are down-sized first and then the sizes of circuit gates that violate the circuit timing constraint are increased. This approach leads to considerable improvement in the complexity and performance of the proposed method. Results show that area improvement of about 88% is achievable. Comparison to a pessimistic method also reveals that on average 14.2% growth in area improvement is obtained by the presented method.
- Subjects
ELECTRIC power; SENSITIZATION (Neuropsychology); ALGORITHMS; INTEGRATED circuits; ELECTRIC circuits
- Publication
Iranian Journal of Electrical & Electronic Engineering, 2021, Vol 17, Issue 3, p1
- ISSN
1735-2827
- Publication type
Article
- DOI
10.22068/IJEEE.17.3.1730