We found a match
Your institution may have access to this item. Find your institution then sign in to continue.
- Title
Modified Positive Feedback Adiabatic Logic for Ultra Low Power Adder in 90nm.
- Authors
Bhargav, K. N. S. P.; haripriya, D.
- Abstract
A modified positive feedback adiabatic logic (MPFAL) for ultra-low power adder architectures are proposed in this paper. They are implemented in CMOS 90nm Generic Process Design Kit (GPDK) technology library. The main objective of the proposed technique is to minimize the Power consumption of a full adder using Modified Positive Feedback Adiabatic Logic. The proposed adders can be used in ultra-low power digital circuits operated at higher frequencies. These adders were simulated using Cadence Virtuoso Analog Design Environment (ADE) Electronic Design Automation Tool (EDA). The simulations were carried out at temperature 27 °C. The power consumption of the proposed adders were minimized so that these adders can be used for low power applications.
- Publication
Indian Journal of Public Health Research & Development, 2017, Vol 8, Issue 4, p1146
- ISSN
0976-0245
- Publication type
Article
- DOI
10.5958/0976-5506.2017.00484.3