We found a match
Your institution may have access to this item. Find your institution then sign in to continue.
- Title
Gate drain-overlapped-asymmetric gate dielectric-GAA-TFET: a solution for suppressed ambipolarity and enhanced ON state behavior.
- Authors
Madan, Jaya; Chaujar, Rishu
- Abstract
The goal of this work is to overcome the major impediments of tunnel FET such as the inherent ambipolar current ( I ) and the lower ON current ( I ). To suppress the I , gate drain overlap (GDO) engineering scheme has been incorporated over the cylindrical gate all around TFET (GAA-TFET). However, to enhance the I , heterogate dielectrics (HD) are used in the gate oxide region. Results indicate that an appreciably reduced I and significantly enhanced I has been obtained with the amalgamation of GDO and HD, respectively, onto GAA-TFET. Further, the effect of GDO length ( L ) has also been studied. Quantitative analysis of ambipolarity factor ' α' reveals that at large L , ' α' improves. It is found that GDO degrades the high-frequency (HF) performance such as cutoff frequency ( f ) of the device, because of the enhanced parasitic capacitances. To surpass the deterioration at HF caused by GDO, the dielectric over GDO region has been altered, and it has been analyzed that by inserting a material of low-dielectric constant ( k = 1) and parasitic capacitances of the device reduces, resulting into enhancement in f . Moreover, the low-k dielectric inserted over L reduces the I supplementary, along with enhanced f . Suppressed I and enhanced f of GDO-HD-GAA-TFET with low-k dielectric over L make it adequate for application in HF and digital circuitry.
- Subjects
TUNNEL field-effect transistors; ASYMMETRY (Chemistry); DIELECTRICS; DIGITAL electronics; OXIDES
- Publication
Applied Physics A: Materials Science & Processing, 2016, Vol 122, Issue 11, p1
- ISSN
0947-8396
- Publication type
Article
- DOI
10.1007/s00339-016-0510-0