We found a match
Your institution may have access to this item. Find your institution then sign in to continue.
- Title
Design of reconfigurable array processor for multimedia application.
- Authors
Yun, Zhu; Jiang, Lin; Wang, Shuai; Song, Hui; Huang, Xingjie; Li, Xueting
- Abstract
With the rapid growth of the amount of computations and power consumption, there is a pressing need for a high power-efficiency architecture, which takes account of computational efficiency and flexibility of application. This paper proposes a type of array-processor architecture for multimedia application which is programmable and self-reconfigurable and consists of 1024 thin-core processing elements (PE). The performance and power dissipation are demonstrated with different multimedia application algorithms such as hash, and fractional motion estimation (FME). The results show that the proposed architecture can provide high performance with less energy consumption using parallel computation.
- Subjects
ARRAY processors; MULTIMEDIA systems; ALGORITHMS; COMPUTER vision; COMPUTER systems
- Publication
Multimedia Tools & Applications, 2018, Vol 77, Issue 3, p3639
- ISSN
1380-7501
- Publication type
Article
- DOI
10.1007/s11042-017-5284-7