We found a match
Your institution may have access to this item. Find your institution then sign in to continue.
- Title
New systolic array processor architecture for simultaneous discrete convolution of an image plane with multiple filter coefficient sets.
- Authors
Albert T. Wong; J. Robert Heath; Michael Lhamon
- Abstract
A new high-performance scalable systolic array processor architecture module for implementation of the two-dimensional discrete convolution algorithm on an (i×j) pixel input image plane (IP) using an (n×n) filter coefficient (FC) plane is first presented. The module generates one convoluted output image (OI) plane pixel per system clock cycle for an (n×n)FC plane using a level of r hardware resources. Second, the architecture is extended in a modular scalable manner to allow simultaneous convolution of a single IP, with k different (n×n)FC planes, such that k convoluted OI plane pixels are generated each system clock cycle, utilizing less than (k*r) hardware resources. The new convolution architecture may be implemented to an ASIC or programmable logic device (PLD) platform. Results of synthesizing and implementing the proposed architecture are shown, illustrating the scalability of the new convolution architecture relative to k. Results from postimplementation virtual hardware prototype simulation testing and from testing a PLD-based experimental hardware prototype are shown that validate correct functional and performance operation of the new convolution architecture module.
- Subjects
SYSTOLIC array circuits; ARRAY processors; IMAGING systems; DIGITAL image processing
- Publication
Journal of Electronic Imaging, 2007, Vol 16, Issue 1, p13014
- ISSN
1017-9909
- Publication type
Article
- DOI
10.1117/1.2710469